











#### SN54HC00, SN74HC00

SCLS181F - DECEMBER 1982-REVISED JULY 2016

# SNx4HC00 Quadruple 2-Input Positive-NAND Gates

# **Features**

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up to 10 LSTTL Loads
- Low Power Consumption: I<sub>CC</sub> 20-µA (Maximum)
- Typical t<sub>pd</sub>: 8 ns
- ±4-mA Output Drive at 5 V
- Low Input Current: 1 µA (Maximum)
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

# 2 Applications

- **AV Receivers**
- Portable Audio Docks
- Blu-ray Players and Home Theater
- MP3 Players or Recorders
- Personal Digital Assistants (PDAs)
- Power: Telecom or Server AC/DC Supply (Single Controller: Analog and Digital)
- Solid State Drives (SSDs): Client and Enterprise
- TVs: LCD, Digital, and High-Definition (HDTV)
- Tablets: Enterprise
- Video Analytics: Server
- Wireless Headsets, Keyboards, and Mice

# 3 Description

The SN54HC00 and SN74HC00 devices contain four independent, 2-input NAND gates. They perform the Boolean function  $Y = \overline{A} \times \overline{B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE (PINS) | BODY SIZE (NOM)    |  |  |
|-------------|----------------|--------------------|--|--|
|             | CDIP (14)      | 6.92 mm × 19.94 mm |  |  |
| SN54HC00    | CFP (14)       | 6.20 mm × 9.41 mm  |  |  |
|             | LCCC (20)      | 8.89 mm × 8.89 mm  |  |  |
| SN74HC00D   | SOIC (14)      | 8.65 mm × 3.91 mm  |  |  |
| SN74HC00DB  | SSOP (14)      | 6.20 mm × 5.30 mm  |  |  |
| SN74HC00N   | PDIP (14)      | 19.30 mm × 6.35 mm |  |  |
| SN74HC00NS  | SOP (14)       | 10.30 mm × 5.30 mm |  |  |
| SN74HC00PW  | TSSOP (14)     | 5.00 mm × 4.40 mm  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Logic Diagram (Positive Logic)**



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                             |    | 8.4 Device Functional Modes                          | 8   |
|---|----------------------------------------|----|------------------------------------------------------|-----|
| 2 | Applications 1                         | 9  | Application and Implementation                       | . 9 |
| 3 | Description 1                          |    | 9.1 Application Information                          | 9   |
| 4 | Revision History2                      |    | 9.2 Typical Application                              | 9   |
| 5 | Pin Configuration and Functions 3      | 10 | Power Supply Recommendations                         | 10  |
| 6 | Specifications4                        | 11 | Layout                                               | 10  |
|   | 6.1 Absolute Maximum Ratings 4         |    | 11.1 Layout Guidelines                               | 10  |
|   | 6.2 ESD Ratings 4                      |    | 11.2 Layout Example                                  | 10  |
|   | 6.3 Recommended Operating Conditions 4 | 12 | Device and Documentation Support                     | 11  |
|   | 6.4 Thermal Information5               |    | 12.1 Documentation Support                           | 11  |
|   | 6.5 Electrical Characteristics 5       |    | 12.2 Related Links                                   | 11  |
|   | 6.6 Switching Characteristics          |    | 12.3 Receiving Notification of Documentation Updates | 11  |
|   | 6.7 Typical Characteristics 6          |    | 12.4 Community Resources                             | 11  |
| 7 | Parameter Measurement Information 7    |    | 12.5 Trademarks                                      |     |
| 8 | Detailed Description 8                 |    | 12.6 Electrostatic Discharge Caution                 | 11  |
|   | 8.1 Overview 8                         |    | 12.7 Glossary                                        | 11  |
|   | 8.2 Functional Block Diagram 8         | 13 | Mechanical, Packaging, and Orderable                 |     |
|   | 8.3 Feature Description 8              |    | Information                                          | 11  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision E (August 2003) to Revision F

Page

| • | Added Applications section, Device Information table, ESD Ratings table, Typical Characteristics section, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Added Military Disclaimer to Features list                                                                                                                                                                                                                                                                                                                           |
| • | Removed Ordering Information table; see POA at the end of data sheet                                                                                                                                                                                                                                                                                                 |
| • | Changed values in the <i>Thermal Information</i> table to align with JEDEC standards                                                                                                                                                                                                                                                                                 |
| • | Deleted Operating Characteristics table; moved Cpd row to Electrical Characteristics                                                                                                                                                                                                                                                                                 |



# 5 Pin Configuration and Functions

D, DB, J, N, NS, PW, and W Package 14-Pin SOIC, SSOP, CDIP, PDIP, SOP, TSSOP, and CFP Top View





## **Pin Functions**

|                 | PIN                                           |                       |     |                        |
|-----------------|-----------------------------------------------|-----------------------|-----|------------------------|
| NAME            | SOIC, SSOP,<br>CDIP, PDIP, SOP,<br>TSSOP, CFP | LCCC                  | I/O | DESCRIPTION            |
| 1A              | 1                                             | 2                     | - 1 | Gate 1 input           |
| 1B              | 2                                             | 3                     | - 1 | Gate 1 input           |
| 1Y              | 3                                             | 4                     | 0   | Gate 1 output          |
| 2A              | 4                                             | 6                     | I   | Gate 2 input           |
| 2B              | 5                                             | 8                     | I   | Gate 2 input           |
| 2Y              | 6                                             | 9                     | 0   | Gate 2 output          |
| ЗА              | 9                                             | 13                    | 1   | Gate 3 input           |
| 3B              | 10                                            | 14                    | I   | Gate 3 input           |
| 3Y              | 8                                             | 12                    | 0   | Gate 3 output          |
| 4A              | 12                                            | 18                    | 1   | Gate 4 input           |
| 4B              | 13                                            | 19                    | 1   | Gate 4 input           |
| 4Y              | 11                                            | 16                    | 0   | Gate 4 output          |
| GND             | 7                                             | 10                    | _   | Ground pin             |
| NC              | _                                             | 1, 5, 7,<br>11, 15,17 | _   | No internal connection |
| V <sub>CC</sub> | 14                                            | 20                    | _   | Power pin              |

Copyright © 1982–2016, Texas Instruments Incorporated



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                                                                | MIN  | MAX | UNIT |
|----------------------------------------------------------------------------------------------------------------|------|-----|------|
| Supply voltage, V <sub>CC</sub>                                                                                | -0.5 | 7   | V    |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) <sup>(2)</sup>                                   |      | ±20 | mA   |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) <sup>(2)</sup> |      | ±20 | mA   |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                                     |      | ±25 | mA   |
| Continuous current through V <sub>CC</sub> or GND                                                              |      | ±50 | mA   |
| Storage temperature, T <sub>stg</sub>                                                                          | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                                            |                                                                     |       | VALUE | UNIT |
|--------------------------------------------|---------------------------------------------------------------------|-------|-------|------|
| V <sub>(Fob)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              |       | \/    |      |
|                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V     |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                     |                                     |                         | MIN  | NOM | MAX             | UNIT |
|---------------------|-------------------------------------|-------------------------|------|-----|-----------------|------|
| V <sub>CC</sub>     | Supply voltage                      |                         | 2    | 5   | 6               | V    |
| $V_{IH}$            |                                     | V <sub>CC</sub> = 2 V   | 1.5  |     |                 |      |
|                     | High-level input voltage            | V <sub>CC</sub> = 4.5 V | 3.15 |     |                 | V    |
|                     |                                     | V <sub>CC</sub> = 6 V   | 4.2  |     |                 |      |
| V <sub>IL</sub>     |                                     | V <sub>CC</sub> = 2 V   |      |     | 0.5             |      |
|                     | Low-level input voltage             | V <sub>CC</sub> = 4.5 V |      |     | 1.35            | V    |
|                     |                                     | V <sub>CC</sub> = 6 V   |      |     | 1.8             |      |
| VI                  | Input voltage                       |                         | 0    |     | V <sub>CC</sub> | V    |
| Vo                  | Output voltage                      |                         | 0    |     | $V_{CC}$        | V    |
|                     |                                     | V <sub>CC</sub> = 2 V   |      |     | 1000            |      |
| $\Delta t/\Delta v$ | Input transition rise and fall time | V <sub>CC</sub> = 4.5 V |      |     | 500             | ns   |
|                     |                                     | V <sub>CC</sub> = 6 V   |      |     | 400             |      |
| _                   | Operating free air temperature      | SN54HC00                | -55  |     | 125             | °C   |
| $T_A$               | Operating free-air temperature      | SN74HC00                | -40  |     | 85              |      |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to *Implications of Slow or Floating CMOS Inputs* application report.

Submit Documentation Feedback

Copyright © 1982–2016, Texas Instruments Incorporated

<sup>2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.4 Thermal Information

|                      |                                              | SN74HC00 |           |          |          |            |      |
|----------------------|----------------------------------------------|----------|-----------|----------|----------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                |          | DB (SSOP) | N (PDIP) | NS (SOP) | PW (TSSOP) | UNIT |
|                      |                                              | 14 PINS  | 14 PINS   | 14 PINS  | 14 PINS  | 14 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 94.7     | 108.3     | 57.5     | 91       | 122.9      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 54.6     | 60.3      | 45.1     | 48.8     | 51.5       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 49       | 55.7      | 37.3     | 49.8     | 64.6       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 21.1     | 25        | 30.3     | 18.4     | 6.6        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 48.7     | 55.2      | 37.2     | 49.5     | 64         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PA             | ARAMETER                               |                                                                           | TEST CONDITIONS                                  |                          | MIN  | TYP   | MAX   | UNIT |
|----------------|----------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------|--------------------------|------|-------|-------|------|
|                |                                        |                                                                           |                                                  | V <sub>CC</sub> = 2 V    | 1.9  | 1.998 |       |      |
|                |                                        |                                                                           | $I_{OH} = -20 \mu A$                             | $V_{CC} = 4.5 \text{ V}$ | 4.4  | 4.499 |       |      |
|                |                                        |                                                                           |                                                  | $V_{CC} = 6 V$           | 5.9  | 5.999 |       |      |
|                |                                        |                                                                           |                                                  | T <sub>A</sub> = 25°C    | 3.98 | 4.3   |       |      |
| $V_{OH}$       |                                        | $V_I = V_{IH}$ or $V_{IL}$                                                | $I_{OH} = -4 \text{ mA}, V_{CC} = 4.5 \text{ V}$ | SN54HC00                 | 3.7  |       |       | V    |
|                |                                        |                                                                           |                                                  | SN74HC00                 | 3.84 |       |       |      |
|                |                                        |                                                                           |                                                  | $T_A = 25$ °C            | 5.48 | 5.8   |       |      |
|                |                                        |                                                                           | $I_{OH} = -5.2 \text{ mA}, V_{CC} = 6 \text{ V}$ | SN54HC00                 | 5.2  |       |       |      |
|                |                                        |                                                                           |                                                  | SN74HC00                 | 5.34 |       |       |      |
|                |                                        |                                                                           | Ι <sub>ΟL</sub> = 20 μΑ                          | $V_{CC} = 2 V$           |      | 0.002 | 0.1   |      |
|                |                                        |                                                                           |                                                  | $V_{CC} = 4.5 \text{ V}$ |      | 0.001 | 0.1   | V    |
|                |                                        |                                                                           |                                                  | $V_{CC} = 6 V$           |      | 0.001 | 0.1   |      |
|                |                                        |                                                                           | $I_{OL} = 4 \text{ mA}, V_{CC} = 4.5 \text{ V}$  | $T_A = 25$ °C            |      | 0.17  | 0.26  |      |
| $V_{OL}$       |                                        | $V_{I} = V_{IH}$ or $V_{IL}$                                              |                                                  | SN54HC00                 |      |       | 0.4   |      |
|                |                                        |                                                                           |                                                  | SN74HC00                 |      |       | 0.33  |      |
|                |                                        |                                                                           | I <sub>OL</sub> = 5.2 mA, V <sub>CC</sub> = 6 V  | $T_A = 25$ °C            |      | 0.15  | 0.26  |      |
|                |                                        |                                                                           |                                                  | SN54HC00                 |      |       | 0.4   |      |
|                |                                        |                                                                           |                                                  | SN74HC00                 |      |       | 0.33  |      |
|                |                                        | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                    | T <sub>A</sub> = 25°C                            |                          |      | ±0.1  | ±100  | nA   |
| l <sub>l</sub> |                                        | $V_I = V_{CC}$ or 0, $V_{CC} = 6 \text{ V}$                               | SNx4HC00                                         |                          |      |       | ±1000 | ΠA   |
|                |                                        |                                                                           | $T_A = 25^{\circ}C$                              |                          |      |       | 2     |      |
| $I_{CC}$       |                                        | $V_1 = V_{CC} \text{ or } 0, I_0 = 0,$<br>$V_{CC} = 6 \text{ V}$ SN54HC00 | SN54HC00                                         |                          |      |       | 40    | μΑ   |
|                |                                        | VCC - 0 V                                                                 | SN74HC00                                         |                          |      |       | 20    |      |
| C <sub>i</sub> |                                        | V <sub>CC</sub> = 2 V to 6 V                                              |                                                  |                          |      | 3     | 10    | pF   |
| $C_{pd}$       | Power dissipation capacitance per gate | No load, T <sub>A</sub> = 25°C                                            |                                                  |                          |      | 20    |       | pF   |



## 6.6 Switching Characteristics

over recommended operating free-air temperature range,  $C_L$ = 50 pF, see Figure 2 (unless otherwise noted)

| PARAMETER       | TEST (                            | CONDITIONS               |                       | MIN TYP | MAX | UNIT |
|-----------------|-----------------------------------|--------------------------|-----------------------|---------|-----|------|
|                 |                                   |                          | T <sub>A</sub> = 25°C | 45      | 90  |      |
|                 |                                   | V <sub>CC</sub> = 2 V    | SN54HC00              |         | 135 |      |
|                 |                                   |                          | SN74HC00              |         | 115 |      |
|                 |                                   |                          | T <sub>A</sub> = 25°C | 9       | 18  |      |
| t <sub>pd</sub> | From A or B (input) to Y (output) | $V_{CC} = 4.5 \text{ V}$ | SN54HC00              |         | 27  | ns   |
|                 |                                   |                          | SN74HC00              |         | 23  |      |
|                 |                                   | V <sub>CC</sub> = 6 V    | T <sub>A</sub> = 25°C | 8       | 15  |      |
|                 |                                   |                          | SN54HC00              |         | 23  |      |
|                 |                                   |                          | SN74HC00              |         | 20  |      |
|                 |                                   | V <sub>CC</sub> = 2 V    | T <sub>A</sub> = 25°C | 38      | 75  | -    |
|                 |                                   |                          | SN54HC00              |         | 110 |      |
|                 |                                   |                          | SN74HC00              |         | 95  |      |
|                 |                                   |                          | T <sub>A</sub> = 25°C | 8       | 15  |      |
| t <sub>t</sub>  | To Y (output)                     | $V_{CC} = 4.5 \text{ V}$ | SN54HC00              |         | 22  |      |
|                 |                                   |                          | SN74HC00              |         | 19  |      |
|                 |                                   | V <sub>CC</sub> = 6 V    | T <sub>A</sub> = 25°C | 6       | 13  |      |
|                 |                                   |                          | SN54HC00              |         | 19  |      |
|                 |                                   |                          | SN74HC00              |         | 16  |      |

# 6.7 Typical Characteristics



Figure 1. Propagation Delay vs V<sub>CC</sub>

Submit Documentation Feedback

Copyright © 1982–2016, Texas Instruments Incorporated



### 7 Parameter Measurement Information



NOTES: A. CL includes probe and test-fixture capacitance.

- B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 6$  ns,  $t_f = 6$  ns.
- C. The outputs are measured one at a time with one input transition per measurement.
- D. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 2. Load Circuit and Voltage Waveforms



# 8 Detailed Description

#### 8.1 Overview

The SNx4HC00 devices perform the NAND Boolean function  $Y = \overline{A} \times \overline{B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic. The devices have a wide operating range of  $V_{CC}$  from 2 V to 6 V.

## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

## 8.3 Feature Description

The SNx4HC00 devices have a wide operating voltage range that operates from 2 V to 6 V. They allow inputs and outputs up to  $V_{CC}$ . The devices can drive outputs at 4 mA at 5-V  $V_{CC}$ .

#### 8.4 Device Functional Modes

Table 1 lists the functional modes for the SNx4HC00.

**Table 1. Function Table** 

| INPUTS |   | OUTPUT |
|--------|---|--------|
| Α      | В | Υ      |
| Н      | Н | L      |
| L      | X | Н      |
| Х      | L | Н      |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The SNx4HC00 is a low-power, wide-operating-voltage NAND gate. This device can drive up to 10 LSTTL loads and can drive 4-mA outputs at 5-V  $V_{CC}$ .

# 9.2 Typical Application



Figure 3. Typical NAND Gate Application and Supply Voltage

#### 9.2.1 Design Requirements

The SNx4HC00 devices use CMOS technology and have balanced output drive. Take care to avoid bus contention because it drives currents that would exceed maximum limits. The high drive also creates fast edges into light loads. Routing and load conditions must be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- Recommended input conditions:
  - Specified high and low levels. See V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions.
- Recommended output conditions:
  - Load currents must not exceed 25 mA per output and 50 mA total for the part.
  - Outputs must not be pulled above V<sub>CC</sub>.

#### 9.2.3 Application Curve



Figure 4. Transition Time vs V<sub>CC</sub>



# 10 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in *Recommended* Operating Conditions.

Each V<sub>CC</sub> pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1-µF bypass capacitor; if there are multiple V<sub>CC</sub> pins, then TI recommends 0.01-µF or 0.022-µF bypass capacitors for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1 µF and a 1 µF are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

#### 11 Layout

# 11.1 Layout Guidelines

When using multiple bit logic devices inputs must never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input and gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 5 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver.

### 11.2 Layout Example



Figure 5. Layout Diagram



# 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|---------------------|---------------------|
| SN54HC00 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN74HC00 | Click here     | Click here   | Click here          | Click here          | Click here          |

## 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 1982–2016, Texas Instruments Incorporated





9-Oct-2020

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)              | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|--------------------|--------------|-----------------------------------|---------|
| 5962-8403701VCA  | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8403701VC<br>A<br>SNV54HC00J | Sample  |
| 5962-8403701VDA  | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8403701VD<br>A<br>SNV54HC00W | Sample  |
| 84037012A        | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type | -55 to 125   | 84037012A<br>SNJ54HC<br>00FK      | Sample  |
| 8403701CA        | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | 8403701CA<br>SNJ54HC00J           | Sample  |
| 8403701DA        | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | 8403701DA<br>SNJ54HC00W           | Sample  |
| JM38510/65001B2A | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type | -55 to 125   | JM38510/<br>65001B2A              | Sample  |
| JM38510/65001BCA | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>65001BCA              | Sample  |
| JM38510/65001BDA | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>65001BDA              | Sample  |
| M38510/65001B2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type | -55 to 125   | JM38510/<br>65001B2A              | Sample  |
| M38510/65001BCA  | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>65001BCA              | Sample  |
| M38510/65001BDA  | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>65001BDA              | Sample  |
| SN54HC00J        | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | SN54HC00J                         | Sample  |
| SN74HC00D        | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                              | Sample  |
| SN74HC00DBR      | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                              | Sample  |
| SN74HC00DE4      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                              | Sample  |





www.ti.com

9-Oct-2020

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> (4/5)  | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|--------------------|--------------|------------------------------|---------|
| SN74HC00DG4      | ACTIVE     | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Samples |
| SN74HC00DR       | ACTIVE     | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Samples |
| SN74HC00DRE4     | ACTIVE     | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00DRG4     | ACTIVE     | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00DT       | ACTIVE     | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00DTE4     | ACTIVE     | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00DTG4     | ACTIVE     | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00N        | ACTIVE     | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN                   | N / A for Pkg Type | -40 to 85    | SN74HC00N                    | Sample  |
| SN74HC00NE4      | ACTIVE     | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | -40 to 85    | SN74HC00N                    | Sample  |
| SN74HC00NSR      | ACTIVE     | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00PW       | ACTIVE     | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00PWR      | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00PWRG4    | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SN74HC00PWT      | ACTIVE     | TSSOP        | PW                 | 14   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC00                         | Sample  |
| SNJ54HC00FK      | ACTIVE     | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type | -55 to 125   | 84037012A<br>SNJ54HC<br>00FK | Sample  |
| SNJ54HC00J       | ACTIVE     | CDIP         | J                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | 8403701CA<br>SNJ54HC00J      | Sample  |
| SNJ54HC00W       | ACTIVE     | CFP          | W                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | 8403701DA<br>SNJ54HC00W      | Sample  |

# PACKAGE OPTION ADDENDUM



9-Oct-2020

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HC00, SN54HC00-SP, SN74HC00:

Catalog: SN74HC00, SN54HC00

Automotive: SN74HC00-Q1, SN74HC00-Q1

Military: SN54HC00





9-Oct-2020

• Space: SN54HC00-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

PACKAGE MATERIALS INFORMATION

www.ti.com 25-Nov-2020

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HC00DR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC00DR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC00DR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.6        | 9.3        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC00DRG4  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC00DT    | SOIC            | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC00PWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC00PWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC00PWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 16.4                     | 6.8        | 5.4        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74HC00PWRG4 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC00PWT   | TSSOP           | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 25-Nov-2020



\*All dimensions are nominal

| All difficultions are norminal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74HC00DR                     | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC00DR                     | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC00DR                     | SOIC         | D               | 14   | 2500 | 366.0       | 364.0      | 50.0        |
| SN74HC00DRG4                   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC00DT                     | SOIC         | D               | 14   | 250  | 210.0       | 185.0      | 35.0        |
| SN74HC00PWR                    | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74HC00PWR                    | TSSOP        | PW              | 14   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74HC00PWR                    | TSSOP        | PW              | 14   | 2000 | 366.0       | 364.0      | 50.0        |
| SN74HC00PWRG4                  | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74HC00PWT                    | TSSOP        | PW              | 14   | 250  | 853.0       | 449.0      | 35.0        |

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# DB (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE

### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# W (R-GDFP-F14)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated